Power efficient simple technique to convert a reset-and-hold into a true-sample-and-hold using an auxiliary output stage
Date
2020Author
Version
Acceso abierto / Sarbide irekia
Type
Artículo / Artikulua
Version
Versión publicada / Argitaratu den bertsioa
Project Identifier
ES/1PE/TEC2016-80396
Impact
|
10.1109/ACCESS.2020.2985256
Abstract
A technique to implement true-sample-and-hold circuits that hold the output for almost the entire clock cycle without resetting to zero is introduced, alleviating the slew rate requirement on the op-amp. It is based on a Miller op-amp with an auxiliary output stage that increases power dissipation by only 1.3%. The circuit is offset-compensated and has close to rail-to-rail swing. Experimental re ...
[++]
A technique to implement true-sample-and-hold circuits that hold the output for almost the entire clock cycle without resetting to zero is introduced, alleviating the slew rate requirement on the op-amp. It is based on a Miller op-amp with an auxiliary output stage that increases power dissipation by only 1.3%. The circuit is offset-compensated and has close to rail-to-rail swing. Experimental results of a test chip prototype in 130nm CMOS technology with 0.3mW power dissipation are provided, which validate the proposed technique. [--]
Subject
Amplifiers,
Mixed-signal circuits,
Offset compensation,
Track-and-hold,
Sample-andhold (S/H),
Switched capacitor
Publisher
IEEE
Published in
IEEE Access, 2020, 8, 66508-66516
Departament
Universidad Pública de Navarra. Departamento de Ingeniería Eléctrica, Electrónica y de Comunicación /
Nafarroako Unibertsitate Publikoa. Ingeniaritza Elektrikoa, Elektronikoa eta Telekomunikazio Ingeniaritza Saila
Publisher version
Sponsorship
This work was supported by a Grant TEC2016-80396-C2 (AEI/FEDER). The work of Héctor Daniel Rico-Aniles was supported by the Mexican Consejo Nacional de Ciencia y Tecnología (CONACYT) through an academic scholarship under Grant 408946.