Publication:
Design of MOS-translinear multiplier/dividers in analog VLSI

Consultable a partir de

Date

2000

Director

Publisher

Hindawi Publishing Corporation
Acceso abierto / Sarbide irekia
Artículo / Artikulua
Versión publicada / Argitaratu den bertsioa

Project identifier

Abstract

A general framework for designing current-mode CMOS analog multiplier/divider circuits based on the cascade connection of a geometric-mean circuit and a squarer/ divider is presented. It is shown how both building blocks can be readily obtained from a generic second-order MOS translinear loop. Various implementations are proposed, featuring simplicity, favorable precision and wide dynamic range. They can be successfully employed in a wide range of analog VLSI processing tasks. Experimental results of two versions, based on stacked and folded MOS-translinear loops and fabricated in a 2.4-1am CMOS process, are provided in order to verify the correctness of the proposed approach.

Keywords

Analog multiplier/dividers, Multipliers, MOS-translinear, Voltage-translinear, CMOS analog circuits, Analog VLSI

Department

Ingeniería Eléctrica y Electrónica / Ingeniaritza Elektrikoa eta Elektronikoa

Faculty/School

Degree

Doctorate program

Editor version

Funding entities

Financial support from the CICYT under grant (TIC 97/0418-C02-01) and the Gobierno de Navarra are gratefully acknowledged.

© 2000 OPA (Overseas Publishers Association) N.V.

Los documentos de Academica-e están protegidos por derechos de autor con todos los derechos reservados, a no ser que se indique lo contrario.