Power efficient simple technique to convert a reset-and-hold into a true-sample-and-hold using an auxiliary output stage

Date

2020

Authors

Rico-Aniles, Héctor Daniel
Ramírez-Angulo, Jaime
González Carvajal, Ramón
Rocha-Pérez, José Miguel

Director

Publisher

IEEE
Acceso abierto / Sarbide irekia
Artículo / Artikulua
Versión publicada / Argitaratu den bertsioa

Project identifier

  • ES/1PE/TEC2016-80396/
Impacto
No disponible en Scopus

Abstract

A technique to implement true-sample-and-hold circuits that hold the output for almost the entire clock cycle without resetting to zero is introduced, alleviating the slew rate requirement on the op-amp. It is based on a Miller op-amp with an auxiliary output stage that increases power dissipation by only 1.3%. The circuit is offset-compensated and has close to rail-to-rail swing. Experimental results of a test chip prototype in 130nm CMOS technology with 0.3mW power dissipation are provided, which validate the proposed technique.

Description

Keywords

Amplifiers, Mixed-signal circuits, Offset compensation, Track-and-hold, Sample-andhold (S/H), Switched capacitor

Department

Ingeniería Eléctrica, Electrónica y de Comunicación / Ingeniaritza Elektrikoa, Elektronikoaren eta Telekomunikazio Ingeniaritzaren

Faculty/School

Degree

Doctorate program

item.page.cita

H. D. Rico-Aniles, J. Ramírez-Angulo, A. J. Lopez-Martin, R. G. Carvajal, J. M. Rocha-Pérez and M. Pilar Garde, 'Power Efficient Simple Technique to Convert a Reset-and-Hold Into a True-Sample-and-Hold Using an Auxiliary Output Stage,' in IEEE Access, vol. 8, pp. 66508-66516, 2020, doi: 10.1109/ACCESS.2020.2985256.

item.page.rights

This work is licensed under a Creative Commons Attribution 4.0 License.

Licencia

Los documentos de Academica-e están protegidos por derechos de autor con todos los derechos reservados, a no ser que se indique lo contrario.